Title of article :
Analysis of PLL clock jitter in high-speed serial links
Author/Authors :
Moon، Un-Ku نويسنده , , Wei، Gu-Yeon نويسنده , , P.K.، Hanumolu, نويسنده , , B.، Casper, نويسنده , , R.، Mooney, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-878
From page :
879
To page :
0
Abstract :
We analyze the effects of transmitter and receiver phased-locked loop (PLL) phase noise, which translates to time-domain clock/data jitter, on the performance of high-speed transceivers. Analytical expressions are derived to incorporate both transmitter and receiver clock jitter into serial link operation. A method to calculate the worst-case noise margin degradation due to clock jitter is discussed in order to obviate impractical time-domain simulations. This analysis relies on the assumption that the channel is linear and time-invariant and, hence, can be characterized by an impulse response. A simple extension to equalized serial links is also presented. The analysis is verified through behavioral simulations using a realistic/measured channel model.
Keywords :
Food patterns , waist circumference , Prospective study , Abdominal obesity
Journal title :
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II:ANALOG AND DIGITAL SIGNAL PROCESSING
Serial Year :
2003
Journal title :
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II:ANALOG AND DIGITAL SIGNAL PROCESSING
Record number :
100080
Link To Document :
بازگشت