Title of article :
Designing fast on-chip interconnects for deep submicrometer technologies
Author/Authors :
R، Hossain, نويسنده , , F.، Viglione, نويسنده , , M.، Cavalli, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-275
From page :
276
To page :
0
Abstract :
This paper proposes a solution to the problem of improving the speed of on-chip interconnects, or wire delay, for deep submicron technologies where coupling capacitance dominates the total line capacitance. Simultaneous redundant switching is proposed to reduce interconnect delays. It is shown to reduce delay more than 25% for a 10-mm long interconnect in a 0.12(mu)m CMOS process compared to using shielding and increased spacing. The paper also proposes possible design approaches to reduce the delay in local interconnects.
Keywords :
developable surface , electromagnetic scattering , Physical optics , radar backscatter
Journal title :
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
Serial Year :
2003
Journal title :
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
Record number :
101521
Link To Document :
بازگشت