Title of article :
Gate leakage reduction for scaled devices using transistor stacking
Author/Authors :
K.، Roy, نويسنده , , Agarwal، A نويسنده , , C.H.، Kim, نويسنده , , S.، Mukhopadhyay, نويسنده , , C.، Neau, نويسنده , , R.T.، Cakici, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-715
From page :
716
To page :
0
Abstract :
AAIn this paper, the effect of gate tunneling current in ultra-thin gate oxide MOS devices of effective length (L/sub eff/) of 25nm (oxide thickness=1.1 nm), 50 nm (oxide thickness=1.5 nm) and 90 nm (oxide thickness=2.5 nm) is studied using device simulation. Overall leakage in a stack of transistors is modeled and the opportunities for leakage reduction in the standby mode of operation are explored for scaled technologies. It is shown that, as the contribution of gate leakage relative to the total leakage increases with technology scaling, traditional techniques become ineffective in reducing overall leakage current in a circuit. A novel technique of input vector selection based on the relative contributions of gate and subthreshold leakage to the overall leakage is proposed for reducing total leakage in a circuit. This technique results in 44% savings in total leakage in 50-nm devices compared to the conventional stacking technique.
Keywords :
spermatid , testis , spermatogenesis , Gene regulation , male reproductive tract
Journal title :
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
Serial Year :
2003
Journal title :
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
Record number :
101560
Link To Document :
بازگشت