Title of article :
A high-speed energy-efficient 64-bit reconfigurable binary adder
Author/Authors :
P.، Corsonello, نويسنده , , S.، Perri, نويسنده , , G.، Cocorullo, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Abstract :
Datapaths for media signal processing are typically built using programmable computational elements such as adders and multipliers, which can be run-time reconfigured to operate on simple integers with 8, 16, or 32 bits of precision. In this brief, a new high-speed energy-efficient reconfigurable adder for media signal processing is presented. The proposed circuit is based on carry-propagation schemes and can be partitioned to perform one 64-, two 32-, four 16-, and eight 8-bit additions. When the Austria Mikro System (AMS) 0.35 (mu)m 2-poly 3-metal 3.3 V CMOS (CSD) process is used to produce layout, a worst propagation delay of about 4.9 ns and an average energy dissipation of about 181 (mu)W/MHz are obtained.
Keywords :
black hole physics , gravitational waves
Journal title :
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
Journal title :
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS