Title of article :
Scaling to the end of silicon with EDGE architectures
Author/Authors :
C.، Lin, نويسنده , , D.، Burger, نويسنده , , S.W.، Keckler, نويسنده , , M.، Dahlin, نويسنده , , K.S.، McKinley, نويسنده , , L.K.، John, نويسنده , , C.R.، Moore, نويسنده , , J.، Burrill, نويسنده , , R.G.، McDonald, نويسنده , , W.، Yoder, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2004
Pages :
-43
From page :
44
To page :
0
Abstract :
Microprocessor designs are on the verge of a post-RISC era in which companies must introduce new ISAs to address the challenges that modern CMOS technologies pose while also exploiting the massive levels of integration now possible. To meet these challenges, we have developed a new class of ISAs, called explicit data graph execution (EDGE), that will match the characteristics of semiconductor technology over the next decade. The TRIPS architecture is the first instantiation of an EDGE instruction set, a new, post-RISC class of instruction set architectures intended to match semiconductor technology evolution over the next decade, scaling to new levels of power efficiency and high performance.
Keywords :
diode lasers , lasers , laser optics , Infrared , far-infrared lasers , Remote sensing , Combustion diagnostics , Spectroscopy , Absorption
Journal title :
COMPUTER
Serial Year :
2004
Journal title :
COMPUTER
Record number :
105242
Link To Document :
بازگشت