Title of article :
MODELING AND LAYOUT OPTIMIZATION TECHNIQUES FOR SILICON-BASED SYMMETRICAL SPIRAL INDUCTORS
Author/Authors :
By C. B. Sia، نويسنده , , W. M. Lim، نويسنده , , B. H. Ong، نويسنده , , A. F. Tong، نويسنده , , and K. S. Yeo ، نويسنده ,
Issue Information :
ماهنامه با شماره پیاپی سال 2013
Pages :
18
From page :
1
To page :
18
Abstract :
A scalable and highly accurate RF symmetrical inductor model (with model error of less than 5%) has been developed from more than 100 test structures, enabling device performance versus layout size trade-offs and optimization up to 10 GHz. Large conductor width designs are found to yield good performance for inductors with small inductance values. However, as inductance or frequency increases, interactions between metallization resistive and substrate losses render the use of large widths unfavorable as they consume silicon area and degrade device performance. These findings are particularly important when exploiting the cost-effective silicon-based RF technologies for applications with operating frequencies greater than 2.5 GHz.
Journal title :
Progress In Electromagnetics Research
Serial Year :
2013
Journal title :
Progress In Electromagnetics Research
Record number :
1053580
Link To Document :
بازگشت