Title of article :
Test scheduling with power-time tradeoff and hot-spot avoidance using MILP
Author/Authors :
J.، Chin, نويسنده , , M.، Nourani, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2004
Pages :
-340
From page :
341
To page :
0
Abstract :
A test scheduling methodology for core-based systems on a chip allows tradeoffs between system power dissipation and overall test time while avoiding the formation of hot-spots. The basic strategy is to use a power profile of nonembedded cores over time and grids to find the best mix of their test pattern subsets that satisfy power and/or time constraints. Two mixed-integer linear programming formulations are presented to globally perform power-time tradeoff and produce the SoC test schedule. Many constraints including peak/average power dissipation of cores, physical/structural power distribution of cores, time/sequencing requirements, and ATE-pin limitation are also incorporated within the formulation.
Keywords :
Distributed systems
Journal title :
IEE Proceedings and Digital Techniques
Serial Year :
2004
Journal title :
IEE Proceedings and Digital Techniques
Record number :
106256
Link To Document :
بازگشت