Title of article :
Wire density in CAE analysis of high pin-count IC packages: Simulation and verification
Author/Authors :
W.R. Jong، نويسنده , , Y.R. Chen، نويسنده , , T.H Kuo، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2005
Pages :
10
From page :
1350
To page :
1359
Abstract :
Wire sweep has been recognized as one of the major defects in the encapsulation of microelectronic chips by the transfer molding process. As thinner and denser IC packages emerge, wire-sweep analysis becomes more challenging and troublesome. This paper studies the reactive flow in IC encapsulation by the CAE molding simulation and the wire-sweep phenomena. In fact, it presents a new methodology used to consider the effect of wire density (number of wire) by controlling the shape factor to simulate the flow resistance. The results show a better solution for melt-front advancement and wire-sweep prediction. Finally, one study case for high pin-count packages (BGA) is used to verify the research.
Keywords :
Package , Wire sweep , BGA , computer-aided engineering , Microelectronic chips
Journal title :
International Communications in Heat and Mass Transfer
Serial Year :
2005
Journal title :
International Communications in Heat and Mass Transfer
Record number :
1219982
Link To Document :
بازگشت