Title of article :
Investigation on different ESD protection strategies devoted to 3.3 V RF applications (2 GHz) in a 0.18 μm CMOS process
Author/Authors :
C Richier، نويسنده , , P Salome، نويسنده , , G Mabboux، نويسنده , , I Zaza، نويسنده , , A Juge، نويسنده , , P Mortini، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2002
Pages :
17
From page :
55
To page :
71
Abstract :
ESD protection for radio frequency (RF) applications must deal with good ESD performance, minimum capacitance, zero series resistance and good capacitance linearity. In order to fulfill these requirements, different ESD protection strategies for RF applications have been investigated in a 0.18 μm CMOS process. This paper compares different ESD protection devices and shows that a suitable ESD performance target for RF applications (200 fF max, 2 kV HBM) can be reached with a diode network scheme. The optimization of the diodes is then a key point which is detailed. A trade-off has to be found between the ESD performance, the voltage drop during ESD and the parasitic capacitance. Poly as well as shallow trench isolation (STI) bounded diodes have been studied and it appears clearly that a solution based on poly bounded diodes is the best choice.
Keywords :
ESDprotection , CMOS , Diodecapacitance , RF
Journal title :
JOURNAL OF ELECTROSTATICS
Serial Year :
2002
Journal title :
JOURNAL OF ELECTROSTATICS
Record number :
1264398
Link To Document :
بازگشت