Title of article :
Balancing the performance of block multithreaded distributed-memory systems
Author/Authors :
Zuberek، نويسنده , , W.M.، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2011
Pages :
12
From page :
1318
To page :
1329
Abstract :
The performance of modern computer systems is increasingly often limited by long latencies of accesses to the memory subsystems. Instruction-level multithreading is an architectural approach to tolerating such long latencies by switching instruction threads rather than waiting for the completion of memory operations. The paper studies performance limitations in distributed-memory block multithreaded systems and determines conditions for such systems to be balanced. Event-driven simulation of a timed Petri net model of a simple distributed-memory system confirms the derived performance results.
Keywords :
Balanced systems , Block multithreading , Distributed-memory systems , performance analysis , Timed Petri nets
Journal title :
Simulation Modelling Practice and Theory
Serial Year :
2011
Journal title :
Simulation Modelling Practice and Theory
Record number :
1582118
Link To Document :
بازگشت