Title of article :
Simulation study on effect of drain underlap in gate-all-around tunneling field-effect transistors
Author/Authors :
Lee، نويسنده , , Jae Sung and Seo، نويسنده , , Jae Hwa and Cho، نويسنده , , Seongjae and Lee، نويسنده , , Jung-Hee and Kang، نويسنده , , Shin-Won and Bae، نويسنده , , Jin-Hyuk and Cho، نويسنده , , Eou-Sik and Kang، نويسنده , , In Man، نويسنده ,
Issue Information :
ماهنامه با شماره پیاپی سال 2013
Pages :
7
From page :
1143
To page :
1149
Abstract :
In this work, the effects of underlapping drain junction on the performances of gate-all-around (GAA) tunneling field-effect transistors (TFETs) have been studied in terms of direct-current (DC) characteristics including on-current (Ion), off-current (Ioff), subthreshold swing (S), and Ion/Ioff ratio. In addition, the dependences of intrinsic delay time (τ) and radio-frequency (RF) performances including cut-off frequency (fT) and maximum oscillation frequency (fmax) on gate–drain capacitance (Cgd) with the underlapping were investigated as the gate length (Lgate) is scaled. A GAA TFET with asymmetric junctions, with an underlap at the drain side, demonstrated DC and RF performances superior to those of a device with symmetric junctions.
Keywords :
Gate-all-around (GAA) , Tunneling field-effect transistor (TFET) , Radio-frequency (RF) , Asymmetric junctions , Drain underlap
Journal title :
Current Applied Physics
Serial Year :
2013
Journal title :
Current Applied Physics
Record number :
1790806
Link To Document :
بازگشت