Title of article :
A Dynamic Filter Architecture for Low Power Consumption
Author/Authors :
Stalin، Priya نويسنده , , K.، Suja نويسنده Sree Sastha Institute of Engineering and Technology , , J.، Sanjuktha نويسنده Sree Sastha Institute of Engineering and Technology , , G.، Sasirekha نويسنده Sree Sastha Institute of Engineering and Technology , , M.، Suganya. نويسنده Sree Sastha Institute of Engineering and Technology ,
Issue Information :
روزنامه با شماره پیاپی سال 2013
Pages :
7
From page :
344
To page :
350
Abstract :
The paper presents an architectural approach to the design of low power reconfigurable finite impulse response (FIR) filter. The approach is well suited when the filter order is fixed and not changed for particular applications, and efficient trade-off between power savings and filter performance can be made using the proposed architecture. Generally, FIR filter has large amplitude variations in input data and coefficients. Considering the amplitude of both the filter coefficients and inputs, the proposed FIR filter dynamically changes the filter order. Mathematical analysis on power savings and filter performance degradation and its experimental results show that the proposed approach achieves significant power savings without seriously compromising the filter performance. The power savings is up to 20.5% with minor performance degradation, and the area overhead of the proposed scheme is less than 5.3% compared to the conventional approach
Journal title :
International Journal of Electronics Communication and Computer Engineering
Serial Year :
2013
Journal title :
International Journal of Electronics Communication and Computer Engineering
Record number :
1993504
Link To Document :
بازگشت