Title of article :
Efficient Hybrid VLSI Architecture Using Hadamard Transform
Author/Authors :
Dodkey، Nitesh نويسنده TIT Bhopal , , Jain، Divya نويسنده TIT Bhopal , , Gupta، Vikas نويسنده TIT Bhopal ,
Issue Information :
روزنامه با شماره پیاپی سال 2013
Pages :
4
From page :
577
To page :
580
Abstract :
Fully-pipelined and parallel modular structures are presented in this paper for efficient hardware realization of discrete Hadamard transform (HT). From the kernel matrix of HT, we have derived four different pipelined modular designs for transform length N = 4. It is shown further that the HT of transform-length N = 8 can be obtained from two 4-point HT modules, and similarly, the HT of transform-length N=16 can be obtained from four 4- point HT modules. Long-length transforms may, however, be computed from these short-length modules as N-point transforms can be computed from 2M number of M point HT-modules, where M = N1/2. The proposed architectures are coded in VHDL, simulated by Xilinx ISE tool for validation and testing; and synthesized thereafter to be implemented in FPGA device Virtex-E. From the synthesis result, it is found that the pro-posed designs involve considerably less number of slices
Journal title :
International Journal of Electronics Communication and Computer Engineering
Serial Year :
2013
Journal title :
International Journal of Electronics Communication and Computer Engineering
Record number :
1993609
Link To Document :
بازگشت