Title of article :
A New Implementation of CMOS Full-Adders for Energy-Efficient Arithmetic Applications
Author/Authors :
Rao، S. Madhava نويسنده VRS & YRN College of Eng& Tech Chirala, Prakasam , , Amarnath، K. نويسنده JNTU Kakinada VRS & YRN College of Engineering & Technology, Cherala. , , Santhisri، V. نويسنده V.R.S. & Y.R.N. College of Eng & Tech., Chirala ,
Issue Information :
روزنامه با شماره پیاپی 3 سال 2012
Pages :
5
From page :
682
To page :
686
Abstract :
We present two high-speed and low-power fulladder cells designed with an alternative internal logic structure and pass-transistor logic styles that lead to have a reduced power-delay product (PDP). We carried out a comparison against other full-adders reported as having a low PDP, in terms of speed, power consumption and area. All the full-adders were designed with a 0.18- m CMOS technology, and were tested using a comprehensive test bench that allowed to measure the current taken from the fulladder inputs, besides the current provided from the powersupply. Post-layout simulations show that the proposed fulladders outperform its counterparts exhibiting an average PDP advantage of 80%, with only 40% of relative area.
Journal title :
International Journal of Electronics Communication and Computer Engineering
Serial Year :
2012
Journal title :
International Journal of Electronics Communication and Computer Engineering
Record number :
1994247
Link To Document :
بازگشت