Title of article :
A Proposed FPGA Based Architecture for Generation of a Face Image
Author/Authors :
Halder، Santanu نويسنده Government College of Engineering & Textile Technology, Berhampore , , Hasnat، Abul نويسنده Government College of Engineering & Textile Technology, Berhampore , , Khtaun، Amina نويسنده Dumkal Polytechnic, Dumkal, West Bengal , , Bhattacharjee، Debotosh نويسنده - , , Nasipuri، Mita نويسنده - ,
Issue Information :
روزنامه با شماره پیاپی 3 سال 2013
Pages :
7
From page :
871
To page :
877
Abstract :
This paper aims to design a FPGA based architecture for generation of a new human face. This work is especially useful in criminal investigation department where a new face of a criminal is to be generated based on the description of eye-witness. Currently many image processing algorithms have been limited to software implementation which is slower due to the limited processor speed. So a dedicated processor for image processing algorithm is needed which was not possible until the advancement of VLSI technology. Now more complex system can be integrated on a single chip which provides a platform to process real time algorithm on hardware. This paper is an attempt to this direction. The FASY (FAce SYnthesis) System is a Face Database Retrieval and new Face generation System that is under development. One of its main features is the generation of the requested face when it is not found in the existing database. The new face generation system works in three steps – searching phase, assembling phase and tuning phase. In this paper the tuning phase using hardware description language and its implementation in a Field Programmable Gate Array (FPGA) device is presented.
Journal title :
International Journal of Electronics Communication and Computer Engineering
Serial Year :
2013
Journal title :
International Journal of Electronics Communication and Computer Engineering
Record number :
2002185
Link To Document :
بازگشت