Title of article :
Area Efficient Turbo Encoder for Wireless Applications on FPGA
Author/Authors :
Rastogi، Mansi نويسنده NITTTR Chandigarh, UT, India , , Mehra، Rajesh نويسنده National Institute of Technical Teachers’ Training & Research, Chandigarh ,
Issue Information :
روزنامه با شماره پیاپی سال 2014
Pages :
5
From page :
426
To page :
430
Abstract :
Error control is the major insistence in today’s wireless communication systems. In this era parallel concatenated convolutional codes known as turbo codes plays a crucial role. These codes have been chosen as error control approach for various wireless applications such as UMTS (Universal Mobile Telecommunication System),DVB (Digital Video Broadcasting) etc. In this paper an area efficient turbo encoder (2, 1, 3) is proposed to suffice the elevated demand of miniaturization in future wireless communication. The proposed design is simulated using matlab and synthesized on Xilinx Virtex-2p (xc2vp30-ff896-5) FPGA. During simulation the proposed design is compared with the matlab model of RSC encoder. The performance of proposed Turbo encoder will be compared for FPGAs in terms of number of slices, number of slice Flip-flops and the number of registers. The Synthesis results show a 7% improvement in the utilized no. of slices and slice flip-flop. So an area efficient, cost effective Parallel Concatenated Convolutional Code Encoder has been proposed in this paper.
Journal title :
International Journal of Electronics Communication and Computer Engineering
Serial Year :
2014
Journal title :
International Journal of Electronics Communication and Computer Engineering
Record number :
2010967
Link To Document :
بازگشت