Title of article :
A four channel time-to-digital converter ASIC with in-built calibration and SPI interface
Author/Authors :
Hari Prasad، نويسنده , , K. and Sukhwani، نويسنده , , Menka and Saxena، نويسنده , , Pooja and Chandratre، نويسنده , , V.B. and Pithawa، نويسنده , , C.K.، نويسنده ,
Pages :
5
From page :
117
To page :
121
Abstract :
A design of high resolution, wide dynamic range Time-to-Digital Converter (TDC) ASIC, implemented in 0.35 µm commercial CMOS technology is presented. The ASIC features four channel TDC with an in-built calibration and Serial Peripheral Interconnect (SPI) slave interface. The TDC is based on the vernier ring oscillator method in order to achieve both high resolution and wide dynamic range. This TDC ASIC is tested and found to have resolution of 127 ps (LSB), dynamic range of 1.8 µs and precision (σ) of 74 ps. The measured values of differential non-linearity (DNL) and integral non-linearity (INL) are 350 ps and 300 ps respectively.
Keywords :
SPI , Time-to-digital conversion (TDC) , Vernier method , Aplication specific integrated circuit (ASIC) , PVT , Calibration
Journal title :
Astroparticle Physics
Record number :
2011274
Link To Document :
بازگشت