Title of article :
Optimal Design for Ground Bounce Noise Reduction Using Sleep Transistor
Author/Authors :
Sharma، Mayank نويسنده TIT College, Bhopal , , Nemade، Mr. Sandip نويسنده , , Gupta، Vikas نويسنده TIT Bhopal ,
Issue Information :
روزنامه با شماره پیاپی سال 2013
Pages :
7
From page :
406
To page :
412
Abstract :
As technology scales into the nanometer regime ground bounce noise and noise immunity are becoming important metric of comparable importance to leakage current, active power, delay and area for the analysis and design of complex arithmetic logic circuits. In this paper, low leakage 1bit full adder cells are proposed for mobile applications with low ground bounce noise and a novel technique has been introduced with improved staggered phase damping technique for further reduction in the peak of ground bounce noise. Noise immunity has been carefully considered since the significant threshold current of the low threshold voltage transition becomes more susceptible to noise. We introduced a new transistor resizing approach for 1bit full adder cells to determine the optimal sleep transistor size which reduce the leakage power and ground bounce noise. The simulation results depicts that the proposed design also leads to efficient 1bit full adder cells in terms of standby leakage power, active power, ground bounce noise and noise margin.
Journal title :
International Journal of Engineering Innovations and Research
Serial Year :
2013
Journal title :
International Journal of Engineering Innovations and Research
Record number :
2031066
Link To Document :
بازگشت