Title of article :
Low Power Architecture Design of De-Blocking Filter and Hardware Implementations in H.264/AVC.
Author/Authors :
Priyadarsini، T. نويسنده V.R.S. College of Engineering & Technology , , Thiyagarajan، V. نويسنده V. R. S. College of Engineering & Technology , , Bharadhi، R. نويسنده V. R. S. College of Engineering & Technology ,
Issue Information :
روزنامه با شماره پیاپی سال 2014
Abstract :
An adaptive in-loop de-blocking filter (DF) is
standardized in H.264/AVC to reduce blocking artifacts and
improve compression efficiency. This paper proposes a low
power DF architecture with hybrid and intelligent edge skip
filtering order. We further adopt a four-stage pipeline to
boost the speed of DF process and the proposed Horizontal
Edge Skip Processing Architecture (HESPA) offers an edge
skip aware mechanism for filtering the horizontal edges that
not only reduces power consumption but also reduces the
filtering processes down to 100 clock cycles per macro block
(MB). In addition, the architecture utilizes the buffers
efficiently to store the temporary data without affecting the
standard defined data dependency by a reasonable strategy
of edge filtering order to enhance the reusability of the
intermediate data. The system throughput can then be
improved and the power consumption can also be reduced.
Simulation results show that more than 34% of logic power
measured in FPGA can be saved when the proposed HESPA
is enabled. Furthermore, the proposed architecture is
implemented on a 0.18?m standard cell library, which
consumes 19.8K gates at a clock frequency of 200 MHz,
which compares competitively with other state-of-the-art
works in terms of hardware cost.
Journal title :
International Journal of Electronics Communication and Computer Engineering
Journal title :
International Journal of Electronics Communication and Computer Engineering