Title of article :
Gate length scaling trends of drive current enhancement in CMOSFETs with dual stress overlayers and embedded-SiGe
Author/Authors :
Flachowsky، نويسنده , , S. and Wei، نويسنده , , A. and Herrmann، نويسنده , , T. and Illgen، نويسنده , , Hans R. and Horstmann، نويسنده , , M. and Richter، نويسنده , , R. and Salz، نويسنده , , H. and Klix، نويسنده , , W. and Stenzel، نويسنده , , R.، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2008
Abstract :
Strain engineering in MOSFETs using tensile nitride overlayer (TOL) films, compressive nitride overlayer (COL) films, and embedded-SiGe (eSiGe) is studied by extensive device experiments and numerical simulations. The scaling behavior was analyzed by gate length reduction down to 40 nm and it was found that drive current strongly depends on the device dimensions. The reduction of drain-current enhancement for short-channel devices can be attributed to two competing factors: shorter gate length devices have increased longitudinal and vertical stress components which should result in improved drain-currents. However, there is a larger degradation from external resistance as the gate length decreases, due to a larger voltage dropped across the external resistance. Adding an eSiGe stressor reduces the external resistance in the p-MOSFET, to the extent that the drive current improvement from COL continues to increase even down the shortest gate length studied. This is due to the reduced resistivity of SiGe itself and the SiGe valence band offset relative to Si, leading to a smaller silicide-active contact resistance. It demonstrates the advantage of combining eSiGe and COL, not only for increased stress, but also for parasitic resistance reduction to enable better COL drive current benefit.
Keywords :
SiGe , MOSFET , Strained Si , Parasitic resistance , Stressed overlayer , Scaling
Journal title :
MATERIALS SCIENCE & ENGINEERING: B
Journal title :
MATERIALS SCIENCE & ENGINEERING: B