Title of article :
Advances in the design of the TOTEM neurochip
Author/Authors :
Lee، نويسنده , , P and Lazzizzera، نويسنده , , I and Zorat، نويسنده , , A and Sartori، نويسنده , , A and Tecchiolli، نويسنده , , G، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 1997
Pages :
4
From page :
134
To page :
137
Abstract :
The TOTEM neurochip has proved its viability as a system for real-time computation in HEP and space applications requiring high performance for event classification, data mining, and signal processing. ISA and VME boards integrating the TOTEM chip as a coprocessor have been made available to selected experimental groups which reported satisfactory results. aper presents a new architectural solution yielding higher performance and reduced silicon area. The on-chip computational structures have been entirely redesigned to take advantage of a novel approach to number representation that, at the cost of a provably bounded approximation, leads to a much-reduced silicon area, lower power dissipation, and faster computation. This approach is validated by simulation results on experimental data, as presented in the paper.
Keywords :
Processors , Computer Arithmetic , VLSI , NEURAL NETWORKS
Journal title :
Nuclear Instruments and Methods in Physics Research Section A
Serial Year :
1997
Journal title :
Nuclear Instruments and Methods in Physics Research Section A
Record number :
2175286
Link To Document :
بازگشت