Title of article :
A low power cryogenic 512 × 512-pixel infrared readout integrated circuit with modified MOS device model
Author/Authors :
Zhao، نويسنده , , Hongliang and Liu، نويسنده , , Xinghui and Xu، نويسنده , , Chao، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2013
Pages :
9
From page :
111
To page :
119
Abstract :
A low power cryogenic readout integrated circuit (ROIC) for 512 × 512-pixel infrared focal plane array (IRFPA) image system, is presented. In order to improve the precision of the circuit simulation at cryogenic temperatures, a modified MOS device model is proposed. The model is based on BSIM3 model, and uses correction parameters to describe carrier freeze-out effect at low temperatures to improve the fitting accuracy for low temperature MOS device simulation. A capacitive trans-impedance amplifier (CTIA) with inherent correlated double sampling (CDS) configuration is employed to realize a high performance readout interfacing circuit in a pixel area of 30 × 30 μm2. Optimized column readout timing and structure are applied to reduce the power consumption. The experimental chip fabricated by a standard 0.35 μm 2P4M CMOS process shows more than 10 MHz readout rate with less than 70 mW power consumption under 3.3 V supply voltage at 77–150 K operated temperatures. And it occupies an area of 18 × 17 mm2.
Keywords :
Low temperature MOS device model , Infrared focal plane array , Readout integrated circuit , Cryogenic circuits
Journal title :
Infrared Physics & Technology
Serial Year :
2013
Journal title :
Infrared Physics & Technology
Record number :
2376395
Link To Document :
بازگشت