Title of article :
Low cost circuit-level soft error mitigation techniques for combinational logic
Author/Authors :
Rajaei, R. Department of Electrical Engineering - Sharif University of Technology, Tehran , Tabandeh, M. Department of Electrical Engineering - Sharif University of Technology, Tehran , Fazeli, B. Department of Electrical Engineering - Sharif University of Technology, Tehran
Pages :
14
From page :
2401
To page :
2414
Abstract :
Following technology scaling trend, CMOS circuits are facing more reliability challenges such as soft errors caused by radiation. Soft error protection imposes some design overheads in power consumption, area, and performance. In this article, we propose a low cost and highly eective circuit to lter out the eect of particle strikes in combinational logic. This circuit will result in decreasing Soft Error Propagation Probability (SEPP) in combinational logic. In addition, we propose a novel transistor sizing technique that reduces cost-eciently Soft Error Occurrence Rate (SEOR) in the combinational logic. This technique generally results in lower design overhead as compared with previous similar techniques. In the simulations run on dierent ISCAS'89 circuit benchmarks, combining the proposed techniques, we achieved up to 70% SER reduction in the overall soft error rate of the circuits for a certain allowed overhead budget.
Keywords :
Single Event Multiple Upset (SEMU) , Soft Error (SE) , Multiple Event Transient (MET) , Single Event Multiple Upset (SEMU)
Journal title :
Astroparticle Physics
Serial Year :
2015
Record number :
2442998
Link To Document :
بازگشت