Title of article :
A Procedure to Analyze a CNTFET-Based ‎NOT Gate with Parasitic Elements of ‎Interconnection Lines
Author/Authors :
Marani ، Roberto ‎Institute of Intelligent Industrial Technologies and Systems for Advanced Manufacturing ‎‎(STIIMA) - National Research Council of Italy , Perri ، Anna Gina ‎Electronic Devices Laboratory, Department of Electrical and Information Engineering - ‎Polytechnic University of Bari
From page :
161
To page :
171
Abstract :
In this paper we analyze an application of CNTFET in the design of NOT gate, in which parasitic elements of interconnection lines are considered. At first we study the time domain analysis of NOT gate without to consider the parasitic elements of interconnection lines, in order to compare the obtained results with those in which the parasitic elements are considered, showing how they limit the high-speed performances of CNTs.
Keywords :
CNTs , CNTFET , Modelling , NOT gate , Integrated circuit interconnections , VLSI , ADS
Journal title :
International Journal of Nanoscience and Nanotechnology (IJNN)
Journal title :
International Journal of Nanoscience and Nanotechnology (IJNN)
Record number :
2695871
Link To Document :
بازگشت