Title of article :
Clock Boosting Router: Increasing the Performance of an Adaptive Router in Network-on-Chip (NoC)
Author/Authors :
LEE, S. E. University of California at Irvine - Department of Electrical Engineering and Computer Engineering, USA , BAGHERZADEH, N. University of California at Irvine - Department of Electrical Engineering and Computer Engineering, USA
From page :
579
To page :
588
Abstract :
In this paper, a simple and efficient clock boosting mechanism to increase the performance of an adaptive router in Network-on-Chip (NoC) is proposed. One of the most serious disadvantages of a fully adaptive wormhole router is performance degradation due to the routing decision time. The key idea to overcome this shortcoming is the use of different clocks in a head flit and body flits. The simulation results show that the proposed clock boosting mechanism enhances the performance of the original adaptive router by increasing the accepted load and decreasing the average latency in the region of effective bandwidth. The enhanced throughput of a router results in power saving by reducing the operating frequency of a router for certain communication bandwidth requirements
Keywords :
Network , on , Chip (NoC) , Interconnection network , Wormhole flow control , Adaptive router , Dynamic Frequency Scaling (DFS) , Low power design.
Journal title :
Scientia Iranica(Transactions B:Mechanical Engineering)
Journal title :
Scientia Iranica(Transactions B:Mechanical Engineering)
Record number :
2700103
Link To Document :
بازگشت