Title of article :
Analysis and Design of a High Performance Radix-4 Booth Scheme in CMOS Technology
Author/Authors :
Rahnamaei, Ali Department of Electrical Engineering - Ardabil Branch, Islamic Azad University, Ardabil, Iran
Pages :
7
From page :
67
To page :
73
Abstract :
In this paper, a novel high performance structure has been demonstrated which can be widely used for circuit-level realization of radix-4 Booth scheme. The notable privilege of proposed scheme is its higher speed for generation of Partial Products (PPs) compared to the previous designs. The objective has been achieved by means of the modified truth table of Booth algorithm. Moreover, Pass-Transistor Logic (PTL) has been employed to reduce the middle stage capacitances which has considerably enhanced the operating frequency of the designed architecture. The thorough analysis over previously reported works has also been provided to help the authors for optimized implementation of the Booth circuitry. Simulation results for TSMC 0.18μm CMOS technology and 1.8V power supply using HSPICE indicate the correct operation of the proposed scheme. In addition, the best-reported works have been redesigned and simulated on the same conditions to provide a fair comparative environment with our designed scheme. The results demonstrate the superiority of our circuit over the selected structures.
Keywords :
Parallel Multiplier , Radix-4 Booth Algorithm , High-Speed , Partial Product , Low Power
Journal title :
Majlesi Journal of Telecommunication Devices
Serial Year :
2021
Record number :
2703230
Link To Document :
بازگشت