Title of article :
A Complete Strategy for Testing an On-Chip Multiprocessor Architecture
Author/Authors :
Chouki Aktouf
Herve Fleury
Chantal Robach
، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2002
Abstract :
The article proposes an approach that divides testing into three phases: router testing, RAM block testing, and distributed processor testing. This test strategy was implemented for the on-chip multiprocessor architecture of a fine-grain, massively parallel machine developed in 1995 at the National Polytechnic Institute of Grenoble. The hierarchical strategy minimizes the entire architectureʹs test cost by avoiding unnecessary testing. For example, testing a processor that is inaccessible because its router is faulty or that has a faulty local RAM is useless. Furthermore, a fault-free RAM cannot be used if the corresponding node router is faulty
Journal title :
IEEE Design and Test of Computers
Journal title :
IEEE Design and Test of Computers