Title of article :
Yield-Driven, False-Path-Aware Clock Skew Scheduling
Author/Authors :
Jeng-Liang Tsai، نويسنده , , University of Wisconsin-Madison Dong Hyun Baik، نويسنده , , University of Wisconsin-Madison Charlie Chung-Ping Chen، نويسنده , , University of Wisconsin-Madison Kewal K. Saluja، نويسنده , , University of Wisconsin-Madison ، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2005
Pages :
9
From page :
214
To page :
222
Abstract :
Semiconductor technology advances have enabled designers to integrate more functionality in a single chip. As design complexity increases, many new design techniques are developed to optimize chip area and power consumption, as well as performance. Traditionally, yield improvement has been achieved through process improvement. However, in deep-submicron technologies, process variations are difficult to control. As a result, many design decisions significantly affect yield. Therefore, designers should consider yield-related issues during the design phase. This article proposes clock skew scheduling as a tool to address causes of performance-related circuit yield loss. It is an interesting example of how managing circuit-level parameters can have a direct impact on yield metrics and therefore a clear example of the direction of DFM research.
Journal title :
IEEE Design and Test of Computers
Serial Year :
2005
Journal title :
IEEE Design and Test of Computers
Record number :
431576
Link To Document :
بازگشت