Title of article :
A Survey and Taxonomy of GALS Design Styles
Author/Authors :
Paul Teehan، نويسنده , , University of British Columbia Mark Greenstreet، نويسنده , , University of British Columbia Guy Lemieux، نويسنده , , University of British Columbia ، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2007
Pages :
11
From page :
418
To page :
428
Abstract :
Single-clocked digital systems are largely a thing of the past. Although most digital circuits remain synchronous, many designs feature multiple clock domains, often running at different frequencies. Using an asynchronous interconnect decouples the timing issues for the separate blocks. Systems employing such schemes are called globally asynchronous, locally synchronous (GALS). To minimize time to market, large SoC designs must integrate many functional blocks with minimal design effort. These blocks are usually designed using standard synchronous methods and often have different clocking requirements. A GALS approach can facilitate fast block reuse by providing wrapper circuits to handle interblock communication across clock domain boundaries. SoCs may also achieve power savings by clocking different blocks at their minimum speeds. For example, Scott et al. describe the advantages of GALS design for an embedded-processor peripheral bus.
Journal title :
IEEE Design and Test of Computers
Serial Year :
2007
Journal title :
IEEE Design and Test of Computers
Record number :
431766
Link To Document :
بازگشت