Title of article :
VirtualScan: Test Compression Technology Using Combinational Logic and One-Pass ATPG
Author/Authors :
Laung-Terng Wang، نويسنده , , SynTest Technologies Xiaoqing Wen، نويسنده , , Kyushu Institute of Technology Shianling Wu، نويسنده , , SynTest Technologies Zhigang Wang، نويسنده , , Cisco Systems Zhigang Jiang، نويسنده , , SynTest Technologies Boryau Sheu، نويسنده , , SynTest Technologies Xinli Gu، نويسنده , , Cisco Systems ، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2008
Pages :
9
From page :
122
To page :
130
Abstract :
IC testing based on a full-scan design methodology and ATPG is the most widely used test strategy today. However, rapidly growing test costs are severely challenging the applicability of scan-based testing. Both test data size and number of test cycles increase drastically as circuit size grows and feature size shrinks. For a full-scan circuit, test data volume and test cycle count are both proportional to the number of test patterns N and the longest scan chain length L. To reduce test data volume and test cycle count, we can reduce N, L, or both. Earlier proposals focused on reducing the number of test patterns N through pattern compaction. All these proposals assume a 1-to-1 scan configuration, in which the number of internal scan chains equals the number of external scan I/O ports or test channels (two ports per channel) from ATE. Some have shown that ATPG for a circuit with multiple clocks using the multicapture clocking scheme, as opposed to one-hot clocking, generates a reduced number of test patterns.
Journal title :
IEEE Design and Test of Computers
Serial Year :
2008
Journal title :
IEEE Design and Test of Computers
Record number :
431814
Link To Document :
بازگشت