Title of article :
An Illustrated Methodology for Analysis of Error Tolerance
Author/Authors :
Melvin A. Breuer، نويسنده , , University of Southern California Haiyang (Henry) Zhu، نويسنده , , Analog Devices ، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2008
Pages :
10
From page :
168
To page :
177
Abstract :
Noise, defects, and process variations are likely to cause very unpredictable circuit performance in future billion-transistor dies, hence decreasing raw yield. Error tolerance is one of several techniques that can increase effective yield. This article presents a methodology for analyzing the suitability of error tolerance for a particular application and implementation. The methodology, illustrated here by a digital telephone-answering device, is applicable to a broad class of systems.
Journal title :
IEEE Design and Test of Computers
Serial Year :
2008
Journal title :
IEEE Design and Test of Computers
Record number :
431819
Link To Document :
بازگشت