• Title of article

    A general-purpose processor-per-pixel analog SIMD vision chip

  • Author/Authors

    P.، Dudek, نويسنده , , P.J.، Hicks, نويسنده ,

  • Issue Information
    روزنامه با شماره پیاپی سال 2005
  • Pages
    -12
  • From page
    13
  • To page
    0
  • Abstract
    A smart-sensor VLSI circuit suitable for focal-plane low-level image processing applications is presented. The architecture of the device is based on a fine-grain software-programmable SIMD processor array. Processing elements, integrated within each pixel of the imager, are implemented utilising a switched-current analog microprocessor concept. This allows the achievement of real-time image processing speeds with high efficiency in terms of silicon area and power dissipation. The prototype 21 * 21 vision chip is fabricated in a 0.6 (mu)m CMOS technology and achieves a cell size of 98.6 (mu)m * 98.6 (mu)m. It executes over 1.1 giga instructions per second (GIPS) while dissipating under 40 mW of power. The architecture, circuit design and experimental results are presented in this paper.
  • Keywords
    Power-aware
  • Journal title
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS
  • Serial Year
    2005
  • Journal title
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS
  • Record number

    61320