Title of article :
A digital architecture for support vector machines: theory, algorithm, and FPGA implementation
Author/Authors :
D.، Anguita, نويسنده , , A.، Boni, نويسنده , , S.، Ridella, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-992
From page :
993
To page :
0
Abstract :
In this paper, we propose a digital architecture for support vector machine (SVM) learning and discuss its implementation on a field programmable gate array (FPGA). We analyze briefly the quantization effects on the performance of the SVM in classification problems to show its robustness, in the feedforward phase, respect to fixed-point math implementations; then, we address the problem of SVM learning. The architecture described here makes use of a new algorithm for SVM learning which is less sensitive to quantization errors respect to the solution appeared so far in the literature. The algorithm is composed of two parts: the first one exploits a recurrent network for finding the parameters of the SVM; the second one uses a bisection process for computing the threshold. The architecture implementing the algorithm is described in detail and mapped on a real currentgeneration FPGA (Xilinx Virtex II). Its effectiveness is then tested on a channel equalization problem, where real-time performances are of paramount importance.
Keywords :
Bacillus subtilis , Thermophilic bacteria , hydrolytic enzyme , (alpha)-Amylase , enzyme purification , histidine modification
Journal title :
IEEE TRANSACTIONS ON NEURAL NETWORKS
Serial Year :
2003
Journal title :
IEEE TRANSACTIONS ON NEURAL NETWORKS
Record number :
62734
Link To Document :
بازگشت