Title of article :
High-performance and power-efficient CMOS comparators
Author/Authors :
Huang، Chung-Hsun نويسنده , , Wang، Jinn-Shyan نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Abstract :
Several design techniques for high-performance and power-efficient CMOS comparators are proposed. First, the comparator is based on the priority-encoding (PE) algorithm, and the dynamic circuit technique developed specifically for the priority encoder can be applied. Second, the PE function and the subsequent logic functions are merged and efficiently realized in the multiple output domino logic (MODL) to result in a shortened logic depth. The circuit in MODL CMOS is also compact and power efficient because few transistors are needed. Third, the multilevel look-ahead technique is used to shorten the path of priority-token propagation. Finally, the circuit is realized with a latch-based two-stage pipelined structure, and the comparison function is partitioned into two parts, with each part executed in each half of the clock cycle in a delay-balanced manner. Post-layout simulation results show that a 64-b comparator designed with the proposed techniques in a 3-V 0.6-/spl mu/m CMOS technology is 16% faster, 50% smaller, and 79% more power efficient as compared with the all-n-transistor comparator, which is the fastest among the conventional comparators. Measurement results of the test chip conform with simulation results and prove the feasibility of the proposed techniques.
Keywords :
TiNi film , transformation , Oriented martensite , Self-accommodating martensite
Journal title :
IEEE Journal of Solid- State Circuits
Journal title :
IEEE Journal of Solid- State Circuits