Title of article :
A 0.4-4-Gb/s CMOS quad transceiver cell using on-chip regulated dual-loop PLLs
Author/Authors :
K.-Y.K.، Chang, نويسنده , , J.، Wei, نويسنده , , C.، Huang, نويسنده , , S.، Li, نويسنده , , K.، Donnelly, نويسنده , , M.، Horowitz, نويسنده , , Li، Yingxuan نويسنده , , S.، Sidiropoulos, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-746
From page :
747
To page :
0
Abstract :
This paper describes the design and implementation of a quad high-speed transceiver cell fabricated in 0.13-(mu)m CMOS technology. The clocking circuit of the cell employs a dualloop architecture with a high-bandwidth core phase-locked loop (PLL) and low-bandwidth digitally controlled interpolators. To achieve low jitter while maintaining low power consumption, the dual-loop PLL uses two on-chip linear regulators of different bandwidths, one for the core and the other for the interpolator loop. The prototype chip operates from 400 Mb/s to 4 Gb/s with a bit error rate of <10/sup -14/. The quad cell consumes 390 mW at 2.5 Gb/s (95 mW/link) under typical operating conditions with a 400-mV output swing driving double terminated links.
Keywords :
Greenhouse gas , pheromone , Top-down , predator-prey , atmospheric change , air pollution , Bottom-up , Carbon dioxide , ozone
Journal title :
IEEE Journal of Solid- State Circuits
Serial Year :
2003
Journal title :
IEEE Journal of Solid- State Circuits
Record number :
62921
Link To Document :
بازگشت