Title of article :
Design of a Fuzzy Controller Chip with New Structure, Supporting Rational-Powered Membership Functions
Author/Authors :
نادري، عزت ا... نويسنده , , قاسم زاده، ح نويسنده , , پورآذري، ا نويسنده , , علي اصغري، م نويسنده ,
Issue Information :
دوفصلنامه با شماره پیاپی 0 سال 2009
Pages :
7
From page :
65
To page :
71
Abstract :
In this paper, a new structure possessing the advantages of low-power consumption, less hardware and high-speed is proposed for fuzzy controller. The maximum output delay for general fuzzy logic controllers (FLC) is about 86 ns corresponding to 11.63 MFLIPS (fuzzy logic inference per second) while this amount of the delay in the designed fuzzy controller becomes 52ns that corresponds to 19.23 MFLIPS. This mixed analog/digital realization of the circuit makes the design programmable and extendable. The proposed controller supports Rational-Power Membership Functions with a resolution of 0.03125. Simulation results of the controller using HSPICE simulator level 49 in 0.35um in CMOS process technology (BSIM3v3) show an average power consumption of 4.38mW, and an RMS error of 1.26%. This controller can be used in many applications in which there is a need for a controller chip by correct programming with system experts. Meanwhile the whole area of the chip is 0.0775mm2.
Journal title :
Amirkabir International Journal of Electrical and Electronics Engineering
Serial Year :
2009
Journal title :
Amirkabir International Journal of Electrical and Electronics Engineering
Record number :
669198
Link To Document :
بازگشت