Title of article :
Architectures and VLSI implementations of the AES-Proposal Rijndael
Author/Authors :
N.، Sklavos, نويسنده , , O.، Koufopavlou, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2002
Pages :
-1453
From page :
1454
To page :
0
Abstract :
Two architectures and VLSI implementations of the AES Proposal, Rijndael, are presented in this paper. These alternative architectures are operated both for encryption and decryption process. They reduce the required hardware resources and achieve high-speed performance. Their design philosophy is completely different. The first uses feedback logic and reaches a throughput value equal to 259 Mbit/sec. It performs efficiently in applications with low covered area resources. The second architecture is optimized for high-speed performance using pipelined technique. Its throughput can reach 3.65 Gbit/sec.
Keywords :
filtering , Performance , ranked output
Journal title :
IEEE TRANSACTIONS ON COMPUTERS
Serial Year :
2002
Journal title :
IEEE TRANSACTIONS ON COMPUTERS
Record number :
87020
Link To Document :
بازگشت