Title of article :
Extension and source/drain design for high-performance FinFET devices
Author/Authors :
R.، Roy, نويسنده , , Zhang، Ying نويسنده , , J.، Kedzierski, نويسنده , , Ieong، Meikei نويسنده , , E.، Nowak, نويسنده , , T.S.، Kanarsky, نويسنده , , D.، Boyd, نويسنده , , D.، Fried, نويسنده , , H.-S.P.، Wong, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-951
From page :
952
To page :
0
Abstract :
Double gate devices based upon the FinFET architecture are fabricated, with gate lengths as small as 30 nm. Particular attention is given to minimizing the parasitic series resistance. Angled extension implants and selective silicon epitaxy are investigated as methods for minimizing parasitic resistance in FinFETs. Using these two techniques high performance devices are fabricated with on-currents comparable to fully optimized bulk silicon technologies. The influence of fin thickness on device resistance and short channel effects is discussed in detail. Devices are fabricated with fins oriented in the <100> and <100> directions showing different transport properties.
Keywords :
boundary-layer equation , Turbulent flow , noniterative method , nonlinear parabolic partial-differential equation , iterative method , Laminar flow
Journal title :
IEEE TRANSACTIONS ON ELECTRON DEVICES
Serial Year :
2003
Journal title :
IEEE TRANSACTIONS ON ELECTRON DEVICES
Record number :
95684
Link To Document :
بازگشت