Title of article :
A capacitorless double gate DRAM technology for sub-100-nm embedded and stand-alone memory applications
Author/Authors :
Hu، Chenming نويسنده , , King، Tsu-Jae نويسنده , , C.، Kuo, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-2407
From page :
2408
To page :
0
Abstract :
A capacitorless, asymmetric double gate DRAM (DG-DRAM) technology is presented. Its double gate, thin body structure reduces dopant fluctuation effects, off-state leakage, and disturb problems. The cellʹs large body coefficient amplifies small gains of body potential into increased drain current. Experimental measurements of DG-DRAM were made using recessed channel SOI n-MOSFETs. No significant degradation in programming, retention, and read behavior was observed after 10/sup 11/ cycles. Cell geometry, operating voltages, and material quality should be considered for DG-DRAM in embedded and standalone applications. The feasibility of DG-DRAM in future high density CMOS memories depends on issues such as manufacturability, soft error reliability, and tail bit distribution.
Keywords :
OBESITY , Energy , Genotype
Journal title :
IEEE TRANSACTIONS ON ELECTRON DEVICES
Serial Year :
2003
Journal title :
IEEE TRANSACTIONS ON ELECTRON DEVICES
Record number :
95824
Link To Document :
بازگشت