Title of article :
Test pattern generation and clock disabling for simultaneous test time and power reduction
Author/Authors :
Chen، Jih-Jeen نويسنده , , Yang، Chia-Kai نويسنده , , Lee، Kuen-Jong نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-362
From page :
363
To page :
0
Abstract :
Scan-based design has been widely used to transport test patterns in a system-on-a-chip (SOC) test architecture. Two problems that are becoming quite critical for scan-based testing are long test application time and high test power consumption. Previously, many efficient methods have been developed to address these two problems separately. In this paper, we propose a novel method called the multiple clock disabling (MCD) technique to reduce test application time and test power dissipation simultaneously. Our method is made possible by cleverly modifying and integrating a number of existing techniques to generate a special set of test patterns that is suitable for a scan architecture based on the MCD technique. Experimental results for the International Symposium on Circuits and Systems (ISCAS) ʹ85 and ʹ89 benchmark circuits show that significant reduction on both test application time and power dissipation can be achieved compared to the conventional scan method.
Keywords :
porous media , Turbulence modeling , , Volume-average , Time-average , Interface , Stress jump
Journal title :
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS
Serial Year :
2003
Journal title :
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS
Record number :
97836
Link To Document :
بازگشت