Title of article :
Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits
Author/Authors :
K.، Roy, نويسنده , , S.، Mukhopadhyay, نويسنده , , H.، Mahmoodi-Meimand, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-304
From page :
305
To page :
0
Abstract :
High leakage current in deep-submicrometer regimes is becoming a significant contributor to power dissipation of CMOS circuits as threshold voltage, channel length, and gate oxide thickness are reduced. Consequently, the identification and modeling of different leakage components is very important for estimation and reduction of leakage power, especially for low-power applications. This paper reviews various transistor intrinsic leakage mechanisms, including weak inversion, draininduced barrier lowering, gate-induced drain leakage, and gate oxide tunneling. Channel engineering techniques including retrograde well and halo doping are explained as means to manage shortchannel effects for continuous scaling of CMOS devices. Finally, the paper explores different circuit techniques to reduce the leakage power consumption.
Keywords :
CMOS , dynamic Vth , leakage current , dynamic Vdd , low-leakage memory , gate leakage , multiple Vdd , multiple Vth , Scaling , stacking effect , subthreshold current , Tunneling , Channel engineering
Journal title :
Proceedings of the IEEE
Serial Year :
2003
Journal title :
Proceedings of the IEEE
Record number :
99773
Link To Document :
بازگشت