Title of article :
High performance fully-depleted tri-gate CMOS transistors
Author/Authors :
B.، Jin, نويسنده , , S.، Datta, نويسنده , , B.S.، Doyle, نويسنده , , M.، Doczy, نويسنده , , S.، Hareland, نويسنده , , J.، Kavalieros, نويسنده , , T.، Linton, نويسنده , , A.، Murthy, نويسنده , , R.، Rios, نويسنده , , R.، Chau, نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-262
From page :
263
To page :
0
Abstract :
Fully-depleted (FD) tri-gate CMOS transistors with 60 nm physical gate lengths on SOI substrates have been fabricated. These devices consist of a top and two side gates on an insulating layer. The transistors show nearideal subthreshold gradient and excellent DIBL behavior, and have drive current characteristics greater than any non-planar devices reported so far, for correctly-targeted threshold voltages. The tri-gate devices also demonstrate full depletion at silicon body dimensions approximately 1.5 - 2 times greater than either single gate SOI or nonplanar double-gate SOI for similar gate lengths, indicating that these devices are easier to fabricate using the conventional fabrication tools. Comparing tri-gate transistors to conventional bulk CMOS device at the same technology node, these non-planar devices are found to be competitive with similarly-sized bulk CMOS transistors. Furthermore, three-dimensional (3-D) simulations of trigate transistors with transistor gate lengths down to 30 nm show that the 30 nm tri-gate device remains fully depleted, with near-ideal subthreshold swing and excellent short channel characteristics, suggesting that the tri-gate transistor could pose a viable alternative to bulk transistors in the near future.
Keywords :
heat transfer , Analytical and numerical techniques , natural convection
Journal title :
IEEE Electron Device Letters
Serial Year :
2003
Journal title :
IEEE Electron Device Letters
Record number :
99949
Link To Document :
بازگشت