شماره ركورد كنفرانس :
3926
عنوان مقاله :
A Novel Low Phase Noise and Low Power DCO in 90 nm CMOS Technology for ADPLL Application
پديدآورندگان :
Sadr .M. S msmsadr@aut.ac.ir Department of Electrical Engineering IC Design Lab Amirkabir University of Technology Tehran, Iran, 15875-4413 , Ghafoorifard .H ghafoorifard@aut.ac.ir Department of Electrical Engineering IC Design Lab Amirkabir University of Technology Tehran, Iran, 15875-4413 , Yavari .M myavari@aut.ac.ir Department of Electrical Engineering IC Design Lab Amirkabir University of Technology Tehran, Iran, 15875-4413 , Sheikhaei .S sheikhaei@ut.ac.ir Department of Electrical Engineering IC Design Lab University of Tehran Tehran, Iran, 14395-515
تعداد صفحه :
6
كليدواژه :
component , DCO, Carrier, ADPLL, Phase Noise, Power Dissipation, Radio Frequency
سال انتشار :
1395
عنوان كنفرانس :
بيست و چهارمين كنفرانس مهندسي برق ايران
زبان مدرك :
انگليسي
چكيده فارسي :
A novel structure with low phase noise and low power dissipation fully differential cross-coupled CMOS LC-DCO is presented. Two effective techniques including adding two digitizer and utilizing two top switching transistors, are used in order to optimize the phase noise. The performance of the proposed DCO well meets all the requirements for low phase noise and low power All-Digital Phase Locked-Loop (ADPLL). Simulation results are obtained by the Cadence IC Design software in 90nm CMOS technology with Spectre simulator. Carrier frequency of Proposed DCO is tuned in the range of 10 to 10.7 GHZ. The measured phase noise at 1 MHz offset from the 10 GHz carrier frequency is around -116 dBc/Hz, while the DCO consumes 4.9 mw at the 1.2 volt supply voltage and finally, FOM is -189 dBc/Hz
كشور :
ايران
لينک به اين مدرک :
بازگشت