شماره ركورد كنفرانس :
3536
عنوان مقاله :
Pipeline-Based Interlayer Bus Structure for 3D Networks-on-Chip
Author/Authors :
Masoud Daneshtalab Department of Information Technology - University of Turku, Turku, Finland , Masoumeh Ebrahimi Department of Information Technology - University of Turku, Turku, Finland , Pasi Liljeberg Department of Information Technology - University of Turku, Turku, Finland , Juha Plosila Department of Information Technology - University of Turku, Turku, Finland , Hannu Tenhunen Department of Information Technology - University of Turku, Turku, Finland
كليدواژه :
Pipeline-Based Interlayer Bus , 3D Networks-on-Chip
سال انتشار :
دي 1394
عنوان كنفرانس :
پانزدهمين همايش بين المللي معماري كامپيوتر و سيستم هاي ديجيتال
زبان مدرك :
لاتين
چكيده لاتين :
The structure of direct vertical interconnections, called Through Silicon Vias (TSVs), is an important issue in the realm of 3D ICs. The bus-based and network-based structures are the two dominant architectures for implementing TSVs as interlayer connection in 3D ICs. Both implementations have some disadvantages. The former suffers from poor scalability and deteriorates the performance at high injection rates, and the latter consumes more area and power dissipation. In this paper, we propose a novel pipeline bus structure for TSVs to improve the performance of the prior bus-based architecture. The presented structure can utilize bi-synchronous FIFO for synchronization between stacked layers if each layer is fabricated by different technologies. Experimental results with synthetic test cases demonstrate that the proposed architecture gives significant improvements in average network latency. Also, the hardware area and power consumption of the presented bus structure are 9% and 11% less than the typical bus structure of TSVs, respectively.
كشور :
ايران
تعداد صفحه 2 :
7
از صفحه :
1
تا صفحه :
7
لينک به اين مدرک :
بازگشت