شماره ركورد كنفرانس :
5547
عنوان مقاله :
Improving Efficiency and Reducing Clock Speed Requirement Simultaneously in Delta Sigma Modulator Transmitter
پديدآورندگان :
Erfani Majd Nasser n.erfanimajd@scu.ac.ir Department of Electrical Engineering, Shohadaye Hoveizeh Campus of Technology, Shahid Chamran University of Ahvaz, Dasht-e Azadegan, Khuzestan, Iran , Fani Rezvan Department of Electrical Engineering, Shohadaye Hoveizeh Campus of Technology, Shahid Chamran University of Ahvaz, Dasht-e Azadegan, Khuzestan, Iran
كليدواژه :
Delta–sigma modulator (DSM) , long , term evolution (LTE) , coding efficiency (CE) , signal to noise and distortion ratio (SNDR) , power amplifier (PA)
عنوان كنفرانس :
دومين كنفرانس ملي پژوهش هاي كاربردي در مهندسي برق
چكيده فارسي :
This paper introduces an architecture to enhance efficiency and reduce clock speed requirement of the Delta–Sigma Modulator (DSM)–transmitters. For this purpose, the quantization noise reduction technique and timeinterleaved parallel DSM are used. By using this combined technique with four-branch time-interleaved DSM for an long-term evolution (LTE) signal with 1.92 MHz bandwidth, 7.8 dB peak to average power ratio (PAPR) and an oversampling ratio (OSR) of 16, the coding efficiency (CE) of transmitter is improved from 9.7% to 22.3% with 42dB signal to noise and distortion ratio (SNDR) while the clock speed is only 7.68 MHz. it is four times lower than the clock speed requirement of conventional DSM to achieve the same SNDR.