DocumentCode :
1001687
Title :
A methodology and design tools to support system-level VLSI design
Author :
Küçükçakar, Kayhan ; Parker, Alice C.
Author_Institution :
Motorola Inc., Tempe, AZ, USA
Volume :
3
Issue :
3
fYear :
1995
Firstpage :
355
Lastpage :
369
Abstract :
System-level design involves making major design decisions without having accurate information on the eventual system characteristics. This paper presents a novel constraint-driven methodology to support system-level design. The software assists a designer or a tool in partitioning behavioral specifications onto multiple VLSI chips and in system design while satisfying hard constraints such as individual chip areas, chip pin counts, system throughput (inverse of system initiation interval) and system latency (delay). The software uses search and estimation techniques to perform comprehensive design-space exploration and evaluates partitions supplied by the user or by other synthesis software. The technique determines what design characteristics each partition must possess in order to satisfy area, pin, throughput and latency constraints. The paper also includes results of extensive experiments with the methodology.<>
Keywords :
VLSI; circuit CAD; high level synthesis; integrated circuit design; CAD; behavioral specifications; constraint-driven methodology; design tools; design-space exploration; multiple VLSI chips; partitioning; search/estimation techniques; system-level VLSI design; Clocks; Delay; Design methodology; Process design; Software performance; Space technology; System-level design; Throughput; Time factors; Very large scale integration;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.406994
Filename :
406994
Link To Document :
بازگشت