DocumentCode :
1002346
Title :
Second substrate current peak and its relationship to gate-voltage dependent series resistance in submicrometre nMOS LDD transistors
Author :
Gutierrez-D, E.A. ; Deferm, L. ; Declerck, G.
Author_Institution :
IMEC vzw, Leuven, Belgium
Volume :
28
Issue :
1
fYear :
1992
Firstpage :
7
Lastpage :
9
Abstract :
The occurrence of the second substrate current hump (SSCH) has been thoroughly investigated and it is well known that the lateral electric field at the source side (Es) is responsible for the appearance of the SSCH in submicrometre nMOS LDD transistors. However the fall off of the SSCH after reaching a maximum value, the so called second substrate current peak (SSCP), is not well understood and explained. Here an improved model of the lateral electric field at the source side, which explains the SSCP in terms of the dependence of the source series resistance Ris on the gate-source voltage, is introduced.
Keywords :
MOS integrated circuits; insulated gate field effect transistors; semiconductor device models; LDD transistors; gate-source voltage; gate-voltage dependent series resistance; lateral electric field; model; second substrate current peak; source series resistance; source side; submicrometre; submicron NMOS transistors;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19920005
Filename :
255891
Link To Document :
بازگشت