DocumentCode :
1002675
Title :
A 14-b 100-MS/s Pipelined ADC With a Merged SHA and First MDAC
Author :
Lee, Byung-Geun ; Min, Byung-Moo ; Manganaro, Gabriele ; Valvano, Jonathan W.
Author_Institution :
Qualcomm Inc., San Diego, CA
Volume :
43
Issue :
12
fYear :
2008
Firstpage :
2613
Lastpage :
2619
Abstract :
A low-power 14-b 100-MS/s analog-to-digital converter (ADC) is described. The prototype ADC achieves low-power consumption and small die area by sharing an opamp between two successive pipeline stages. Further reduction of power and area is achieved by completely merging the front-end sample-and-hold amplifier (SHA) into the first multiplying digital-to-analog converter (MDAC) using the proposed opamp and capacitor sharing technique. The ADC, implemented in a 0.18-mum dual-gate-oxide (DGO) CMOS technology, achieves 72.4-dB signal-to-noise and distortion ratio, 88.5-dB spurious free dynamic range, and 11.7 effective number of bits at full sampling rate with a 46-MHz input while consuming 230-mW from a 3-V supply.
Keywords :
CMOS integrated circuits; analogue-digital conversion; digital-analogue conversion; low-power electronics; operational amplifiers; sample and hold circuits; MDAC; SHA; capacitor sharing technique; dual-gate-oxide CMOS technology; frequency 46 MHz; front-end sample-and-hold amplifier; low-power analog-to-digital converter; multiplying digital-to-analog converter; opamp; pipelined ADC; power 230 mW; size 0.18 mum; voltage 3 V; Analog-digital conversion; CMOS technology; Capacitors; Digital-analog conversion; Distortion; Dynamic range; Merging; Pipelines; Power amplifiers; Prototypes; Analog-to-digital conversion (ADC); capacitor-sharing; high speed; low power; opamp-sharing; pipelined analog-to-digital converter (ADC); small area;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2008.2006309
Filename :
4684625
Link To Document :
بازگشت