DocumentCode :
1002757
Title :
A 40-Gb/s CDR Circuit With Adaptive Decision-Point Control Based on Eye-Opening Monitor Feedback
Author :
Noguchi, Hidemi ; Yoshida, Nobuhide ; Uchida, Hiroaki ; Ozaki, Manabu ; Kanemitsu, Shunichi ; Wada, Shigeki
Author_Institution :
Device Platforms Res. Labs., NEC Corp., Sagamihara
Volume :
43
Issue :
12
fYear :
2008
Firstpage :
2929
Lastpage :
2938
Abstract :
40-Gb/s clock and data recovery (CDR) circuit with an integrated high-precision eye-opening monitor (EOM) circuit and an adaptive control scheme for optimizing the data decision point are presented. An adaptive decision-point control (ADPC) scheme using the EOM feedback overcomes the time-varying waveform distortion due to transmission impairment, which causes severe degradation of bit-error-rate (BER) performance in high-speed (>40 Gb/s) data link systems. A 2.5 times 2.0-mm prototype chip is implemented in 0.18 -mum SiGe BiCMOS technology. The power consumption is 1.6 W with a +3.3-V supply voltage. Stable CDR operation with low-jitter performance (189 fs-rms) and the ADPC scheme using EOM feedback are demonstrated at 40 Gb/s. For a 30% duty-distorted 53 -mV signal, the proposed ADPC scheme drastically reduces the BER to le-12 compared to that (2e-7) without adaptive control. The experimental results demonstrate that the proposed CDR circuit greatly improves BER performance and provides robust CDR operation in high-speed data link systems.
Keywords :
BiCMOS integrated circuits; Ge-Si alloys; adaptive control; circuit feedback; clock and data recovery circuits; error statistics; semiconductor materials; BiCMOS technology; SiGe; bit rate 40 Gbit/s; bit-error-rate; clock and data recovery circuit; feedback; high-speed data link systems; integrated high-precision eye-opening monitor circuit; point adaptive are decision-point control; power 1.6 W; power consumption; time-varying waveform distortion; voltage 3.3 V; Adaptive control; Bit error rate; Clocks; Control systems; Degradation; Feedback circuits; Monitoring; Programmable control; Prototypes; Time varying systems; Clock and data recovery; SiGe BiCMOS; adaptive decision-point control; eye-opening monitor; high-speed data link; optical fiber transmission; polarization mode dispersion;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2008.2006227
Filename :
4684633
Link To Document :
بازگشت