Title :
A T-Coil-Enhanced 8.5 Gb/s High-Swing SST Transmitter in 65 nm Bulk CMOS With
16 dB Return Loss Over 10 GHz Bandwidth
Author :
Kossel, Marcel ; Menolfi, Christian ; Weiss, Jonas ; Buchmann, Peter ; Von Bueren, George ; Rodoni, Lucio ; Morf, CXThomas ; Toifl, Thomas ; Schmatz, Martin
Author_Institution :
IBM Zurich Res. Lab., Ruschlikon
Abstract :
A source-series-terminated (SST) transmitter in a 65 nm bulk CMOS technology is presented. The circuit exhibits an eye height greater than 1.0 V for data rates of up to 8.5 Gb/s. A thin-oxide pre-driver stage running at 1.0 V drives 22 parallel connected thick-oxide SST output stages operated at 1.5 V that feature a 5-bit 2-tap FIR filter whose adaptation is independent of the impedance tuning. To achieve a return loss of <-16 dB up to 10 GHz a 40 mum times 40 mum T-coil complements the transmitter output. This half-bit-rate clock SST transmitter has a duty-cycle restoration capability of 5x, and the common-mode voltage noise is below 10 mV rms for high-, mid- and low-level terminations. The chip consumes 96 mW at 8.5 Gb/s and occupies 180 mum times 360 mum. In addition to the transmitter design, guidelines for the T-coil design are presented.
Keywords :
CMOS digital integrated circuits; FIR filters; FIR filter; bit rate 8.5 Gbit/s; bulk CMOS technology; common-mode voltage noise; duty-cycle restoration capability; half-bit-rate clock SST transmitter; high-swing SST transmitter; impedance tuning; power 96 mW; size 65 nm; source-series-terminated transmitter; thin-oxide pre-driver stage; voltage 1 V; voltage 10 mV; CMOS technology; Circuits; Clocks; Finite impulse response filter; Guidelines; Image restoration; Impedance; Propagation losses; Transmitters; Voltage; De-emphasis; T-coil; impedance tuning; return loss; source series termination;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2008.2006230